# Accurate Point-of-Load Voltage Regulation Using Simple Adaptive Loop Feedback

Maurizio Salato Principal Engineer



| Contents                                   | Page |
|--------------------------------------------|------|
| Introduction                               | 1    |
| Adaptive Loop<br>Regulation Concept        | 1    |
| PRM-AL Block Diagram                       | 2    |
| <u>Local Voltage</u><br>Feedback Loop:     | 2    |
| Adaptive Loop Circuit:                     | 3    |
| DC Set Point Calculation                   | 4    |
| Considerations                             | 8    |
| Adaptive Loop with<br>Half-Chip VTMs       | 9    |
| <u>VI Chip<sup>®</sup> Customer Boards</u> | 13   |
| Conclusion                                 | 17   |
| Appendix A                                 | 18   |

### Introduction

Accurate point of load (PoL) voltage control is essential for highly dynamic electronic loads. 'Adaptive loop' is a technique for efficient, feed-forward compensation of isolated power-management systems based on PRM<sup>TM</sup> Regulator and VTM<sup>TM</sup> Voltage Transformer combinations.

This application note describes the design methodology for optimal DC set point compensation of PRM and VTM combinations<sup>[a]</sup>, including small arrays of two identical VTMs driven by one PRM.

For your reference, an Adaptive Loop Calculator is available at:

http://spicewebprd.vicorpower.com/apps/PRM\_VTM\_Calculator/Calculator.php.

## **Adaptive Loop Regulation Concept**

Adaptive loop is a model-based, positive-feedback compensation technique that can easily complement negative feedback, voltage mode regulation. Figure 1 shows the conceptual block diagram.



While the local voltage feedback loop maintains regulation at the PRM output, the adaptive loop (AL) provides compensation for the voltage drops that occur from the PRM output to the actual load. As stated before, AL is based on a model that requires VTM temperature and factorized bus current as inputs. The resistive behavior of power lines (factorized bus and output line) as well as the VTM, enables accurate modeling of their voltage drops.

**Note:** The calculations represented in this application note apply to 24V, 36V and 48V input PRMs. Though the same methodology applies to 28V input MIL-COTS PRMs, care should be taken to apply the correct values. For further assistance, please contact a Field Applications Engineer via your local Technical Support Center.

**Figure 1** Adaptive Loop Regulation Conceptual Diagram Major benefits of this approach are:

- No signals need to be transmitted across VTM's<sup>TM</sup> isolation barrier
- Simpler circuit, lower component count

Regulation accuracy is affected by the accuracy of this model; this application note explains how to optimize the model for a given system, and how to estimate the obtained accuracy.

Standard regulation techniques are based on direct observation and integral error compensation of PoL voltage, and the steady state error (compared to the reference) is therefore forced to be zero. AL only asymptotically approaches the zero error state, therefore widening the total distribution of the PoL voltage.

## **PRM-AL Block Diagram**

Figure 2 shows the functional block diagram for a full-chip PRM-AL regulator (e.g. P045F048T32AL). The OS and SC pins provide for local voltage feedback loop setting, while the VC and CD pins provide for settings and connections of the downstream system model.



In summary:

#### Local Voltage Feedback Loop:

- V<sub>REF</sub>, through R18, provides a reference voltage source on the SC pin. This is routed to the non-inverting input of the error amplifier, through the gain stage G1.
- The factorized bus (+OUT) voltage is fed back to the inverting input of the error amplifier through R16.
- SC and OS provide for the connection of the external resistor dividers.

**Figure 2** PRM-AL Functional Block Diagram

#### Adaptive Loop Circuit:

- The voltage controlled current source has variable gain, controlled by the resistance connected between CD and signal ground (SG) pins. The current injected on the VC line by the variable gain transconductance amplifier is:
  - directly proportional to the voltage across the sense resistor RS
  - inversely proportional to the resistor connected between CD and SG according to the following relationship:

$$I_{AL} = \frac{V_{-OUT}}{R_{CD}} = \frac{R_S I_F}{R_{CD}}$$
(1)

where  $I_F$  is the factorized bus (PRM<sup>TM</sup> output) current and  $V_{-OUT}$  is the voltage drop across RS.

The VC pin voltage is added to the reference pin voltage SC through the gain stage G2.

A PRM<sup>TM</sup> and VTM<sup>TM</sup> system is considered, as shown in the block diagram in Figure 3. The system PCB adds further voltage drops from the PRM output to the load: the factorized bus resistance,  $R_{F}$ , and the output line resistance,  $R_{O}$ , which are assumed to be constant and equally divided on the positive and negative trace / wire. In order to account for them, these resistances must be estimated or measured.



It is important to correctly identify the total voltage drop parameters, which are R<sub>F</sub>, R<sub>OUT</sub> and R<sub>O</sub> in this specific case. Their compensation model must therefore be resistive, and temperature dependent.

Such a model is easy to implement, thanks to:

- The PTC resistor embedded in the VTM module, which will change its value according to the VTM temperature.
- R<sub>VC</sub> resistor, which allows precise match of R<sub>PTC</sub> to VTM R<sub>OUT</sub> temperature characteristic.

#### Figure 3

Factorized Power Architecture (FPA™) System with Adaptive Loop Control Block Diagram The parallel of  $R_{VC}$  and  $R_{PTC}$  resistors, in series with  $R_F/2$  and  $R_S$  resistors constitutes the voltage drop model. The AL circuitry forces a scaled version of the PRM<sup>TM</sup> output current ( $I_{AL}$ ) in the VC line, which then merges with the factorized bus current IF on its return path (as shown in Figure 4).





The voltage obtained on the VC pin, with some scale factor, is the model of the total voltage drop in the system.

## **DC Set Point Calculation**

The necessary inputs to the procedure are shown in Table 1.

| <b>Table 1</b><br>Adaptive Loop Calculation | Standard Full-Chip Characteristics                                                                                                                                                                                                                                                                                                                                                                                                           | Power System Characteristics                                                                                                                                                                                                                                                                |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <i>Procedure Inputs</i>                     | <ul> <li>R<sub>OUT_25</sub> (R<sub>OUT_AMB</sub> in datasheet): 25°C output resistance</li> <li>R<sub>OUT_100</sub> (R<sub>OUT_HOT</sub> in datasheet): 100°C output resistance</li> <li>K: transformer ratio</li> <li>R<sub>VC-INT</sub>: VTM VC pin internal resistance</li> <li>T<sub>VC_COEFF</sub>: VC internal resistor temperature coefficient</li> <li>P<sub>NL</sub>: no load power dissipation at nominal input voltage</li> </ul> | <ul> <li>V<sub>F_NOM</sub>: nominal factorized bus voltage at no load</li> <li>I<sub>OUT</sub>: maximum system (VTM) output current</li> <li>R<sub>F</sub>: factorized bus (PRM to VTM) total resistance</li> <li>R<sub>O</sub>: output bus (VTM to point load) total resistance</li> </ul> |

The inputs listed in Table 1 can be found in each individual VTM's datasheet; see the Adaptive Loop Calculator tool for more information:

http://spicewebprd.vicorpower.com/apps/PRM\_VTM\_Calculator/Calculator.php.

With reference to Figure 3:

**A.** Calculate the maximum voltage drop (at 25°C and 100°C) due to VTM<sup>™</sup> output resistance R<sub>OUT.</sub>

$$\Delta V_{ROUT\ 25} = R_{OUT\ 25} \bullet I_{OUT} \tag{2}$$

$$\Delta V_{ROUT\_100} = R_{OUT\_100} \bullet I_{OUT} \tag{3}$$

**B.** Calculate the maximum current flowing on the factorized bus.

$$I_F = K \bullet I_{OUT} + \frac{P_{NL}}{V_{F_-NOM}} \tag{4}$$

Although the no load power ( $P_{NL}$ ) required by the VTM is input voltage dependent, the variation has only a minor influence on the AL compensation, and will therefore be neglected in the following steps.

**C.** Calculate the total PRM<sup>™</sup> output voltage increase that will compensate all the drops (factorized bus resistance, VTM output resistance and output bus resistance).

$$\Delta V_{F_{25}} = \frac{\Delta V_{ROUT_{25}} + R_0 I_{OUT}}{K} + (R_F + R_S) \bullet I_F$$
(5)

$$\Delta V_{F_{-100}} = \frac{\Delta V_{ROUT_{-100}} + R_{o}I_{OUT}}{K} + (R_{F} + R_{S}) \bullet I_{F}$$
(6)

**D.** Calculate the total temperature coefficient of the power circuit and the  $R_{VC}$  resistor needed to match it.

The PTC resistor and the VTM<sup>™</sup> R<sub>OUT</sub> resistance are subject to the same temperature, but they have different rates of change, as shown in Figure 5.



In order for the model to precisely match the voltage drop over temperature, its slope must match the system slope. The  $R_{VC}$  resistor in parallel to  $R_{PTC}$  can be calculated in order to meet this condition.

$$\Delta R_{TOT} = \frac{\Delta V_{F\_100}}{\Delta V_{F\_25}} = \frac{\frac{R_{VC} \bullet R_{PTC\_100}}{R_{VC} + R_{PTC\_100}}}{\frac{R_{VC} \bullet R_{PTC\_25}}{R_{VC} + R_{PTC\_25}}} \Longrightarrow$$

$$R_{VC} = (I - \Delta R_{TOT}) \frac{R_{PTC\_25} \bullet R_{PTC\_100}}{\Delta R_{TOT} \bullet R_{PTC\_25} - R_{PTC\_100}}$$

$$(7)$$

There is an important reason for choosing a parallel rather than a series resistor to match the system temperature coefficient. At start up, the PRM<sup>TM</sup> issues a 14V, 10ms pulse on the VC line to synchronously start the VTM. A series resistor would cause significant amplitude change on this signal, avoided by the parallel arrangement. However, the designer should exercise judgment and avoid extreme cases, where the temperature dependency might be so low as to cause the R<sub>VC</sub> value to fall below 200 $\Omega$  (which would cause overload during the 14V, 10ms startup pulse).

**E.** Calculate the maximum VC pin voltage for the given system at 25°C (100°C should provide the same value, given the temperature dependency has been taken care of through  $R_{VC}$ , Equation 7):

$$V_{C\_MAX\_25} = I_{AL} \bullet \left( \frac{R_{PTC\_25} \bullet R_{VC}}{R_{PTC\_25} + R_{VC}} + (I_F + I_{AL}) \bullet \left( \frac{R_F}{2} + R_S \right) \right) =$$
(8)

$$= R_{S} \frac{I_{F}}{R_{CD\_MIN}} \bullet \frac{R_{PTC\_25} \bullet R_{VC}}{R_{PTC\_25} + R_{VC}} \bullet \left(I_{F} + R_{S} \frac{I_{F}}{R_{CD\_MIN}}\right) \bullet \left(\frac{R_{F}}{2} + R_{S}\right)$$

**Figure 5** R<sub>OUT</sub> and R<sub>PTC</sub> vs. VTM Internal Temperature

# **VI**COR PowerBench

Minimum allowable  $R_{CD}$  value for current products is 20 $\Omega$ .

**F.** Calculate the needed (if any) V<sub>SC</sub> trim that allows enough AL dynamic range under the worst case:  $V_{C_{MAX}25}$  and  $\Delta V_{F_{100}}$  (this will allow enough design margin).

The voltage on VC, through the gain stage  $G_2$ , is summed to the reference voltage SC in order to compensate for the voltage drop  $\Delta V_F$ . Because the VC voltage dynamic range is set,  $V_{SC}$  might be reduced in order to match the relative changes of factorized bus and adaptive loop compensation.

$$\frac{\Delta V_{F_{-}I00}}{V_{F_{-}NOM}} \le \frac{G_2 \cdot V_{C_{-}MAX_{-}25}}{G_1 \cdot V_{SC}} \implies V_{SC} \le \frac{G_2 \cdot V_{C_{-}MAX_{-}25}}{G_1 \frac{\Delta V_{F_{-}I00}}{V_{F_{-}NOM}}}$$
(9)

G<sub>1</sub> and G<sub>2</sub> gains are 0.961 and 0.0386 respectively.

If  $V_{SC} \le V_{REF} = 1.24V$ , the external resistor to be connected on SC will be easily calculated as following:

$$R_{SC} = R_{IS} \frac{V_{SC}}{V_{REF} - V_{SC}} \tag{10}$$

The absolute minimum value for  $V_{SC}$  is 0.25V, because of the characteristic of the internal error amplifier. The minimum resistance value for  $R_{SC}$  is therefore 2550 $\Omega$ .

G. Calculate the voltage feedback divider resistor needed to set the nominal output voltage.

$$V_{F_{\_NOM}} = G_I \bullet V_{SC} \frac{R_{I6} + R_{OS}}{R_{OS}} \implies R_{OS} = G_I \bullet R_{I6} \frac{V_{SC}}{V_{F_{\_NOM}} - G_I \bullet V_{SC}}$$
(11)

 $R_{OS}$  defines the gain on the voltage feedback, which accommodates for the chosen reference voltage  $V_{SC}$ . It is recommended to calculate its value using the  $V_{SC}$  voltage obtained with a standardized value resistor as  $R_{SC}$ . Moreover, if a standard value resistor is not available to match (within 0.2%) the calculated  $R_{OS}$  value, it is strongly recommended to use a parallel configuration.

**H.** Calculate the  $R_{CD}$  resistor that allows AL to compensate for the drops (25°C or 100°C will give the same result, because of  $R_{VC}$ ).

First, substitute the VC line voltage at full I<sub>F</sub> current (room temperature):

$$V_{C_225} = \frac{R_s \bullet I_F}{R_{CD}} \bullet \frac{R_{PTC_225} \bullet R_{VC}}{R_{PTC_225} + R_{VC}} + \left(\frac{R_s \bullet I_F}{R_{CD}} + I_F\right) \bullet \left(\frac{R_F}{2} + R_s\right)$$
(12)

into the expression for the related factorized bus increase:

$$\Delta V_{F_{25}} = G_2 \bullet V_{C_{25}} \frac{R_{16} + R_{OS}}{R_{OS}} =$$

$$= G_2 \bullet \frac{R_s \bullet I_F}{R_{CD}} \bullet \frac{R_{PTC_{25}} \bullet R_{VC}}{R_{PTC_{25}} + R_{VC}} + \left(\frac{R_s \bullet I_F}{R_{CD}} + I_F\right) \bullet \left(\frac{R_F}{2} + R_s\right) \frac{R_{I6} + R_{OS}}{R_{OS}}$$

Then solve for  $R_{CD}$ :

$$R_{CD} = \frac{G_2 \frac{R_{I6} + R_{OS}}{R_{OS}} R_S I_F \left( \frac{R_{PTC_2 25} \cdot R_{VC}}{R_{PTC_2 25} + R_{VC}} + \frac{R_F}{2} + R_S \right)}{\Delta V_{F_2 25} - G_2 \frac{R_{I6} + R_{OS}}{R_{OS}} \left( \frac{R_F}{2} + R_S \right) I_F}$$
(13)

## **Considerations**

In order to improve regulation accuracy, the following guidelines should be followed:

- Discrepancy between the model and the system will directly affect regulation accuracy. System characterization is strongly recommended during the design phase, specifically factorized bus (R<sub>F</sub>) and output line (R<sub>O</sub>) resistances.
- Statistical distribution of components values plays also a key role on accuracy distribution. To this end, 'Monte Carlo' (or similar) analysis and optimization is strongly encouraged. It should include all the components directly affecting regulation; i.e., setting resistors, model resistors and component characteristics. Any extra component designed in the system; i.e., filter inductors, connectors, etc., should also be included if affected by variability.
- While the impact of R<sub>s</sub> and R<sub>F</sub> on VC voltage may be neglected in a few cases, it normally affects accuracy distribution. In order to evaluate it, both resistors should be included in the analysis.



## Adaptive Loop with Half-Chip VTMs

The major difference between full- and half-chip VTMs<sup>™</sup> is the absence of temperature feedback. While the full-chip VTMs implement a PTC resistor, the half-chip modules use a simple precision resistor, as shown in Figure 6.



The absence of temperature feedback slightly degrades the regulation accuracy; however, the half-chip units have tighter parameter distributions, which partially compensate for the reduced model accuracy. The control configuration in this case is shown in Figure 7.

![](_page_8_Figure_4.jpeg)

The voltage drop model also differs with the one for the full-chip version (Figure 3), resulting in the simpler one shown in Figure 8.

Figure 6 Adaptive Loop Regulation Concept without Temperature Feedback

![](_page_8_Figure_7.jpeg)

#### Figure 8

Voltage Drop Model in Systems with Half-Chip VTMs

![](_page_9_Figure_2.jpeg)

Having explained the differences, it is now possible to revise the design procedure in this specific case. Table 2 shows the necessary inputs.

| Standard Full-Chip Characteristics                                                                                                                                                                                                                                                                                                                                                                         | Power System Characteristics                                                                                                                                                                                                                                                                |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>R<sub>OUT_25</sub> (R<sub>OUT_AMB</sub> in datasheet): 25°C output resistance</li> <li>R<sub>OUT_100</sub> (R<sub>OUT_HOT</sub> in datasheet): 100°C output resistance</li> <li>K: transformer ratio</li> <li>R<sub>VC</sub> (R<sub>VC-INT</sub> in datasheet): VTM<sup>™</sup> VC pin internal resistance</li> <li>P<sub>NL</sub>: no load power dissipation at nominal input voltage</li> </ul> | <ul> <li>V<sub>F_NOM</sub>: nominal factorized bus voltage at no load</li> <li>I<sub>OUT</sub>: maximum system (VTM) output current</li> <li>R<sub>F</sub>: factorized bus (PRM to VTM) total resistance</li> <li>R<sub>0</sub>: output bus (VTM to point load) total resistance</li> </ul> |

The inputs listed in Table 2 can be found in each individual VTM's™ datasheet; see the Adaptive Loop Calculator tool for more information:

http://spicewebprd.vicorpower.com/apps/PRM\_VTM\_Calculator/Calculator.php.

**Table 2** 

Adaptive Loop Calculation Procedure Inputs for Half-Chip VTMs For sake of clarity, only the steps that differ from the procedure already explained for the full-chip VTMs are reported.

Step(s):

A., B., C. unchanged

**D.** Calculate the total temperature coefficient of the power circuit at the estimated VTM<sup>™</sup> working temperature.

The VTM R<sub>OUT</sub> resistance is temperature dependent, as shown in Figure 9.

![](_page_10_Figure_5.jpeg)

![](_page_10_Figure_6.jpeg)

In order for the model to match the system voltage drop better, the VTM operating temperature should be estimated. In cases where temperature is unknown, a conservative approach would be to assume the module will operate at half of its temperature range, for example 75°C:

$$\Delta V_{F_{2}75} = \Delta V_{F_{2}25} + \frac{\Delta V_{F_{2}100} - \Delta V_{F_{2}25}}{75} \bullet 50 \tag{14}$$

Linear interpolation used in Equation 14 is acceptable in this case, as  $R_{\text{OUT}}$  temperature dependency is linear.

E. Calculate the maximum VC pin voltage for the given system.

$$V_{C_{-MAX}} = I_{AL} \bullet R_{VC} + (I_F + I_{AL}) \bullet \left(\frac{R_F}{2} + R_S\right) =$$
(15)

$$= R_{S} \frac{I_{F}}{R_{CD\_MIN}} \bullet R_{VC} + \left(I_{F} + R_{S} \frac{I_{F}}{R_{CD\_MIN}}\right) \bullet \left(\frac{R_{F}}{2} + R_{S}\right)$$

F., G. unchanged

 $\label{eq:RCD} \textbf{H.} \quad \mbox{Calculate the $R_{CD}$ resistor that allows AL to compensate for the drops.} \\ \mbox{First, substitute the VC line voltage at full $I_{F}$ current (ambient temperature):}$ 

$$V_{C} = \frac{R_{S} \bullet R_{S}}{R_{CD}} \bullet R_{VC} + \left(\frac{R_{S} \bullet I_{F}}{R_{CD}} + I_{F}\right) \bullet \left(\frac{R_{F}}{2} + R_{S}\right)$$
(16)

into the expression for the related factorized bus increase:

$$\Delta V_{F_{2}75} = G_2 \bullet V_C \; \frac{R_{16} + R_{OS}}{R_{OS}} =$$

$$=G_2 \bullet \frac{R_s \bullet I_F}{R_{CD}} \bullet R_{VC} + \left(\frac{R_s \bullet I_F}{R_{CD}} + I_F\right) \bullet \left(\frac{R_F}{2} + R_s\right) \frac{R_{I6} + R_{OS}}{R_{OS}}$$

Then solve for  $R_{CD}$ :

$$R_{CD} = \frac{G_2 \frac{R_{I6} + R_{OS}}{R_{OS}} R_S I_F \left( R_{VC} + \frac{R_F}{2} + R_S \right)}{\Delta V_{F_{2}75} - G_2 \frac{R_{I6} + R_{OS}}{R_{OS}} \left( \frac{R_F}{2} + R_S \right) I_F}$$
(17)

# **Design Example with VI Chip® Customer Boards**

System requirements:

Input: 36 – 75V Output: 5V, 36A, 180W

VI Chip selection:

PRM™: P048F048T24AL (due to the wide range input voltage and the power level).

VTM™: V048F060T040 (due to output voltage and current requirements).

Corresponding customer boards are P048F048T24AL-CB and V048F060T040-CB respectively. They come with a connector which routes factorized bus and VC line, as explained in the <u>User Guide UG:003</u>. Figure 10 shows the two selected boards once connected.

**Figure 10** PRM and VTM Customer Boards

![](_page_12_Picture_8.jpeg)

First, collect the characteristics from the VTM's data sheet and from Table 2:

- R<sub>OUT\_25</sub>: 5.76mΩ
- R<sub>OUT\_100</sub>: 6.73mΩ
- K: 1/8
- R<sub>PTC\_25</sub>: 1000Ω
- R<sub>PTC 100</sub>: 1000 (1+0.0039 75) = 1293Ω
- P<sub>NL</sub>: 2.7W

Second, calculate or measure the power system characteristics:

- $V_{F_NOM}$ :  $V_{OUT}/K = 40V$
- I<sub>OUT</sub>: 36A
- R<sub>F</sub> and R<sub>O</sub>: these values are strictly related to the board traces or cables used to route power. A convenient way to obtain these values is to identify the current paths of interest, as shown in Figure 11.

![](_page_13_Figure_4.jpeg)

# Figure 11

Factorized Bus Current Path (Long-Dash Red) and Output Current Path (Short-Dash Blue)

Then, a simple DC impedance measurement from terminal to terminal will provide  $R_F$  and  $R_O$  values. In this particular case:

 $\blacksquare$  R<sub>F</sub> = 10m $\Omega$ 

R<sub>0</sub> = 80μΩ

It is now possible to apply the proposed procedure.

**A.** Calculate the maximum voltage drop (at 25°C and 100°C) due to VTM<sup>TM</sup> output resistance,  $R_{OUT}$ .

 $\Delta V_{_{ROUT\_25}} = R_{_{OUT\_25}} \bullet I_{_{OUT}} = 0.00576 \bullet 36 = 0.207V$ 

 $\Delta V_{_{ROUT\_100}} = R_{_{OUT\_100}} \bullet I_{_{OUT}} = 0.00673 \bullet 36 = 0.242V$ 

B. Calculate the maximum current flowing on the factorized bus.

$$I_F = K \bullet I_{OUT} + \frac{P_{NL}}{V_{F NOM}} = \frac{1}{8} \bullet 36 + \frac{2.7}{40} = 4.568A$$

**C.** Calculate the total PRM<sup>™</sup> output voltage increase that will compensate all the drops (factorized bus resistance, VTM<sup>™</sup> output resistance and output bus resistance).

$$\Delta V_{F_225} = \frac{\Delta V_{ROUT_225} + R_o I_{OUT}}{K} + (R_F + R_S) \bullet I_F = \frac{0.207 + 80\mu \bullet 36}{\frac{1}{8}} + (10m + 10m) \bullet 4.568 = 1.77V$$
  
$$\Delta V_{F_2100} = \frac{\Delta V_{ROUT_2100} + R_o I_{OUT}}{K} + (R_F + R_S) \bullet I_F = \frac{0.242 + 80\mu \bullet 36}{\frac{1}{8}} + (10m + 10m) \bullet 4.568 = 2.05V$$

**D.** Calculate the total temperature coefficient of the power circuit and the  $R_{VC}$  resistor needed to match it.

$$\Delta R_{TOT} = \frac{\Delta V_{F\_100}}{\Delta V_{F\_25}} = \frac{2.05}{1.77} = 1.158 \qquad \Longrightarrow$$

$$R_{VC} = (1 - \Delta R_{TOT}) \frac{R_{PTC_{25}} \bullet R_{PTC_{100}}}{\Delta R_{TOT} \bullet R_{PTC_{25}} - R_{PTC_{100}}} = (1 - 1.158) \frac{1000 \bullet 1293}{1.158 \bullet 1000 - 1293} = 1513\Omega$$

The  $R_{VC}$  value is greater than 200 $\Omega,$  therefore valid. The nearest available 1% resistor value chosen for  $R_{VC}$  is 1500 $\Omega.$ 

**E.** Calculate the maximum VC pin voltage for the given system at 25°C. From the PRM-AL data sheet,  $R_{CD\_MIN} = 20\Omega$ :

$$V_{C\_MAX\_25} = R_s \frac{I_F}{R_{CD\_MIN}} \bullet \frac{R_{PTC\_25} \bullet R_{VC}}{R_{PTC\_25} + R_{VC}} \bullet \left(I_F + R_s \frac{I_F}{R_{CD\_MIN}}\right) \bullet \left(\frac{R_F}{2} + R_s\right) = 10m \frac{4.568}{20} \bullet \frac{1000 \bullet 1500}{1000 + 1500} + \left(4.568 + 10m \frac{4.568}{20}\right) \bullet \left(\frac{10m}{2} + 10m\right) = 1.44V$$

F. Calculate the needed (if any) V<sub>SC</sub> trim that allows enough AL dynamic range under the worst case: V<sub>C\_MAX\_25</sub> and  $\Delta$ V<sub>F\_100</sub>.

$$V_{SC} \le \frac{G_2 \bullet V_{C\_MAX\_25}}{G_1 \frac{\Delta V_{F\_100}}{V_{F\_NOM}}} = \frac{0.0386 \bullet 1.44}{0.961 \frac{2.05}{40}} = 1.12V$$

As  $V_{SC} \le V_{REF} = 1.24V$ ,  $R_{SC}$  must be installed:

$$R_{SC} = R_{I8} \frac{V_{SC}}{V_{REF} - V_{SC}} = 10k \frac{1.12}{1.24 - 1.12} = 93.3k\Omega$$

 $R_{SC}$  is greater than 2550 $\Omega$ , therefore acceptable. The closest 1% tolerance value is chosen,  $R_{SC}$  = 93.1k $\Omega$ , which provides for an obtained  $V_{SC}$  = 1.12V

G. Calculate the voltage feedback divider resistor needed to set the nominal output voltage.

$$R_{OS} = G_1 \bullet R_{16} \frac{V_{SC}}{V_{F_{-NOM}} - G_1 \bullet V_{SC}} = 0.961 \bullet 93.1k \frac{1.12}{40 - 0.961 \bullet 1.12} = 2574\Omega$$

The closest standard value would be  $2550\Omega$ , which is almost 1% off the target. In order to gain accuracy, the highest standard value is chosen,  $2610\Omega$ , and a parallel resistor is used in order to closely match the required value:

 $R_{OS1}=2610\Omega$  and  $R_{OS2}=187k\Omega$ 

H. Calculate R<sub>CD</sub> resistor that allows AL to compensate for the drops.

$$R_{cD} = \frac{G_2 \frac{R_{I6} + R_{OS}}{R_{OS}} R_S I_F \left( \frac{R_{PTC,25} \cdot R_{VC}}{R_{PTC,25} + R_{VC}} + \frac{R_F}{2} + R_S \right)}{\Delta V_{F,25} - G_2 \frac{R_{I6} + R_{OS}}{R_{OS}} \left( \frac{R_F}{2} + R_S \right) I_F} = \frac{0.0386 \frac{93.1k + 2574}{2574} 10m \cdot 4.568 \left( \frac{1k \cdot 1.5k}{1k + 1.5k} + \frac{10m}{2} + 10m \right)}{1.77 - 0.0386 \frac{93.1k + 2574}{2574} \left( \frac{10m}{2} + 10m \right) \cdot 4.568}$$

The nearest standard value is chosen,  $R_{CD} = 23.7\Omega$ .

The design is now complete, the calculated resistors:  $R_{SC} = 93.1k\Omega$ ,  $R_{OS1} = 2610\Omega$ ,  $R_{OS2} = 187k\Omega$ ,  $R_{VC} = 1500\Omega$  and  $R_{CD} = 23.7\Omega$ can be implemented in the two customer boards and regulation accuracy verified.

## Conclusion

This procedure highlights the adaptive loop regulation concept and the design procedure to achieve good voltage regulation for a simple PRM™/VTM™ combination.

Monte Carlo analysis shows that 1% regulation accuracy over line, load and temperature can be statistically achieved 82% (or greater) of the time. Figure 12 shows accuracy distribution for the design example previously illustrated.

![](_page_16_Figure_3.jpeg)

The same design concepts are directly applicable to arrays of VI Chips<sup>®</sup> if proper modeling applied. It is recommended to contact VI Chip Application Engineering for any array involving two or more PRMs and three or more VTMs. For your reference, an Adaptive Loop Calculator is available at:

http://spicewebprd.vicorpower.com/apps/PRM\_VTM\_Calculator/Calculator.php.

![](_page_16_Figure_6.jpeg)

# **Appendix A**

Changes applicable to MIL-COTS versions of VI Chips<sup>®</sup>.

MIL-COTS VTM<sup>™</sup>: parameters and modeling of MIL-COTS VTMs are identical to the commercial counterparts with the same K factor. The AL design procedure can be applied directly.

MIL-COTS PRM<sup>TM</sup>: parameters and modeling of MP028F036M12AL are identical to the commercial parts as with the only exception of R16 which changes to  $69.8k\Omega$ , as shown in the figure below.

![](_page_17_Figure_4.jpeg)

For your reference, an Adaptive Loop Calculator for MIL-COTS products is available at: <a href="http://spicewebprd.vicorpower.com/apps/PRM\_VTM\_Calculator/Calculator.php">http://spicewebprd.vicorpower.com/apps/PRM\_VTM\_Calculator/Calculator.php</a>.

![](_page_17_Picture_6.jpeg)

#### **Limitation of Warranties**

Information in this document is believed to be accurate and reliable. HOWEVER, THIS INFORMATION IS PROVIDED "AS IS" AND WITHOUT ANY WARRANTIES, EXPRESSED OR IMPLIED, AS TO THE ACCURACY OR COMPLETENESS OF SUCH INFORMATION. VICOR SHALL HAVE NO LIABILITY FOR THE CONSEQUENCES OF USE OF SUCH INFORMATION. IN NO EVENT SHALL VICOR BE LIABLE FOR ANY INDIRECT, INCIDENTAL, PUNITIVE, SPECIAL OR CONSEQUENTIAL DAMAGES (INCLUDING, WITHOUT LIMITATION, LOST PROFITS OR SAVINGS, BUSINESS INTERRUPTION, COSTS RELATED TO THE REMOVAL OR REPLACEMENT OF ANY PRODUCTS OR REWORK CHARGES).

Vicor reserves the right to make changes to information published in this document, at any time and without notice. You should verify that this document and information is current. This document supersedes and replaces all prior versions of this publication.

All guidance and content herein are for illustrative purposes only. Vicor makes no representation or warranty that the products and/or services described herein will be suitable for the specified use without further testing or modification. You are responsible for the design and operation of your applications and products using Vicor products, and Vicor accepts no liability for any assistance with applications or customer product design. It is your sole responsibility to determine whether the Vicor product is suitable and fit for your applications and products, and to implement adequate design, testing and operating safeguards for your planned application(s) and use(s).

VICOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN LIFE SUPPORT, LIFE-CRITICAL OR SAFETY-CRITICAL SYSTEMS OR EQUIPMENT. VICOR PRODUCTS ARE NOT CERTIFIED TO MEET ISO 13485 FOR USE IN MEDICAL EQUIPMENT NOR ISO/TS16949 FOR USE IN AUTOMOTIVE APPLICATIONS OR OTHER SIMILAR MEDICAL AND AUTOMOTIVE STANDARDS. VICOR DISCLAIMS ANY AND ALL LIABILITY FOR INCLUSION AND/OR USE OF VICOR PRODUCTS IN SUCH EQUIPMENT OR APPLICATIONS AND THEREFORE SUCH INCLUSION AND/OR USE IS AT YOUR OWN RISK.

### **Terms of Sale**

The purchase and sale of Vicor products is subject to the Vicor Corporation Terms and Conditions of Sale which are available at: (<u>http://www.vicorpower.com/termsconditionswarranty</u>)

## **Export Control**

This document as well as the item(s) described herein may be subject to export control regulations. Export may require a prior authorization from U.S. export authorities.

Contact Us: http://www.vicorpower.com/contact-us

Vicor Corporation 25 Frontage Road Andover, MA, USA 01810 Tel: 800-735-6200 Fax: 978-475-6715 www.vicorpower.com

#### email

Customer Service: <u>custserv@vicorpower.com</u> Technical Support: <u>apps@vicorpower.com</u>

©2017 Vicor Corporation. All rights reserved. The Vicor name is a registered trademark of Vicor Corporation. All other trademarks, product names, logos and brands are property of their respective owners.